Espressif Systems /ESP32-P4 /LP_ADC /INT_ENA

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as INT_ENA

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (COCPU_SARADC1_INT_ENA)COCPU_SARADC1_INT_ENA 0 (COCPU_SARADC2_INT_ENA)COCPU_SARADC2_INT_ENA 0 (COCPU_SARADC1_ERROR_INT_ENA)COCPU_SARADC1_ERROR_INT_ENA 0 (COCPU_SARADC2_ERROR_INT_ENA)COCPU_SARADC2_ERROR_INT_ENA 0 (COCPU_SARADC1_WAKE_INT_ENA)COCPU_SARADC1_WAKE_INT_ENA 0 (COCPU_SARADC2_WAKE_INT_ENA)COCPU_SARADC2_WAKE_INT_ENA

Description

Interrupt enable registers.

Fields

COCPU_SARADC1_INT_ENA

ADC1 Conversion is done, int enable.

COCPU_SARADC2_INT_ENA

ADC2 Conversion is done, int enable.

COCPU_SARADC1_ERROR_INT_ENA

An errro occurs from ADC1, int enable.

COCPU_SARADC2_ERROR_INT_ENA

An errro occurs from ADC2, int enable.

COCPU_SARADC1_WAKE_INT_ENA

A wakeup event is triggered from ADC1, int enable.

COCPU_SARADC2_WAKE_INT_ENA

A wakeup event is triggered from ADC2, int enable.

Links

() ()